Skip to content
View shariethernet's full-sized avatar

Organizations

@TL-X-org
Block or Report

Block or report shariethernet

Block user

Prevent this user from interacting with your repositories and sending you notifications. Learn more about blocking users.

You must be logged in to block users.

Please don't include any personal information such as legal names or email addresses. Maximum 100 characters, markdown supported. This note will be visible to only you.
Report abuse

Contact GitHub support about this user’s behavior. Learn more about reporting abuse.

Report abuse
shariethernet/README.md

Hi there 👋

Driven by my zeal for Silicon Design, I am primarily an RTL Design Engineer who can cross boundaries from Micro-architecture definition to architectural modeling as well as perform formal verification. My research interests are in the fields of Heterogeneous Architectures, Machine Learning Accelerators, Power optimization algorithms, and System Level Modelling. I also work on TL-Verilog, an emerging High-Level HDL, and its ecosystem. I look forward to creating a valid imprint on innovation, trying to address unsolved challenges in silicon engineering

  • I work on Hardware Accelerators, Co-processor interconnect fabrics, RISC-V based Cores, and Low Power Microarchitecures
  • I contribute towards @RedwoodEDA's TL-Verilog ecosystem by developing EDA Tools, EDA-CAD Flows, TL-Verilog based designs, FPGA Labs etc.,
  • Connect with me on Linkedin, Email, have a look at my website or resume here

Pinned

  1. RPHAX RPHAX Public

    RPHAX provides a quick automation flow to develop and prototype hardware accelerators on Xilinx FPGAs. Currently, the framework has support for AXI-Stream IP with Single Master and Single Slave Tem…

    Tcl 14

  2. Physical-Design-with-OpenLANE-using-SKY130-PDK Physical-Design-with-OpenLANE-using-SKY130-PDK Public

    This project is done in the course of "Advanced Physical Design using OpenLANE/Sky130" workshop by VLSI System Design Corporation. In this project, a PicoRV32a SoC is taken and then the RTL to GDSI…

    Verilog 33 7

  3. Infiresv0.1-RV32IC-Core Infiresv0.1-RV32IC-Core Public

    "Infires" is a series of RISC-V Cores developed using TL-Verilog. Infiresv0.1.x consists of different pipelined variants RV32I/C Cores.

    Verilog 3 1

  4. Accelerating_Standard_and_Modified_AES128 Accelerating_Standard_and_Modified_AES128 Public

    Forked from BalaDhinesh/Accelerating_Standard_and_Modified_AES128

    Verilog

  5. 1st-CLaaS 1st-CLaaS Public

    Forked from os-fpga/1st-CLaaS

    Framework for developing and deploying FPGA logic in the cloud as a microservice for web and cloud applications

    C

  6. warp-v warp-v Public

    Forked from stevehoover/warp-v

    WARP-V is an open-source RISC-V CPU core generator written in TL-Verilog.

    JavaScript